//=- X86SchedSkylake.td - X86 Skylake Client Scheduling ------*- tablegen -*-=// // // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. // See https://llvm.org/LICENSE.txt for license information. // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception // //===----------------------------------------------------------------------===// // // This file defines the machine model for Skylake Client to support // instruction scheduling and other instruction cost heuristics. // //===----------------------------------------------------------------------===// def SkylakeClientModel : SchedMachineModel { // All x86 instructions are modeled as a single micro-op, and SKylake can // decode 6 instructions per cycle. let IssueWidth = 6; let MicroOpBufferSize = 224; // Based on the reorder buffer. let LoadLatency = 5; let MispredictPenalty = 14; // Based on the LSD (loop-stream detector) queue size and benchmarking data. let LoopMicroOpBufferSize = 50; // This flag is set to allow the scheduler to assign a default model to // unrecognized opcodes. let CompleteModel = 0; } let SchedModel = SkylakeClientModel in { // Skylake Client can issue micro-ops to 8 different ports in one cycle. // Ports 0, 1, 5, and 6 handle all computation. // Port 4 gets the data half of stores. Store data can be available later than // the store address, but since we don't model the latency of stores, we can // ignore that. // Ports 2 and 3 are identical. They handle loads and the address half of // stores. Port 7 can handle address calculations. def SKLPort0 : ProcResource<1>; def SKLPort1 : ProcResource<1>; def SKLPort2 : ProcResource<1>; def SKLPort3 : ProcResource<1>; def SKLPort4 : ProcResource<1>; def SKLPort5 : ProcResource<1>; def SKLPort6 : ProcResource<1>; def SKLPort7 : ProcResource<1>; // Many micro-ops are capable of issuing on multiple ports. def SKLPort01 : ProcResGroup<[SKLPort0, SKLPort1]>; def SKLPort23 : ProcResGroup<[SKLPort2, SKLPort3]>; def SKLPort237 : ProcResGroup<[SKLPort2, SKLPort3, SKLPort7]>; def SKLPort04 : ProcResGroup<[SKLPort0, SKLPort4]>; def SKLPort05 : ProcResGroup<[SKLPort0, SKLPort5]>; def SKLPort06 : ProcResGroup<[SKLPort0, SKLPort6]>; def SKLPort15 : ProcResGroup<[SKLPort1, SKLPort5]>; def SKLPort16 : ProcResGroup<[SKLPort1, SKLPort6]>; def SKLPort56 : ProcResGroup<[SKLPort5, SKLPort6]>; def SKLPort015 : ProcResGroup<[SKLPort0, SKLPort1, SKLPort5]>; def SKLPort056 : ProcResGroup<[SKLPort0, SKLPort5, SKLPort6]>; def SKLPort0156: ProcResGroup<[SKLPort0, SKLPort1, SKLPort5, SKLPort6]>; def SKLDivider : ProcResource<1>; // Integer division issued on port 0. // FP division and sqrt on port 0. def SKLFPDivider : ProcResource<1>; // 60 Entry Unified Scheduler def SKLPortAny : ProcResGroup<[SKLPort0, SKLPort1, SKLPort2, SKLPort3, SKLPort4, SKLPort5, SKLPort6, SKLPort7]> { let BufferSize=60; } // Integer loads are 5 cycles, so ReadAfterLd registers needn't be available until 5 // cycles after the memory operand. def : ReadAdvance; // Vector loads are 5/6/7 cycles, so ReadAfterVec*Ld registers needn't be available // until 5/6/7 cycles after the memory operand. def : ReadAdvance; def : ReadAdvance; def : ReadAdvance; def : ReadAdvance; // Many SchedWrites are defined in pairs with and without a folded load. // Instructions with folded loads are usually micro-fused, so they only appear // as two micro-ops when queued in the reservation station. // This multiclass defines the resource usage for variants with and without // folded loads. multiclass SKLWriteResPair ExePorts, int Lat, list Res = [1], int UOps = 1, int LoadLat = 5> { // Register variant is using a single cycle on ExePort. def : WriteRes { let Latency = Lat; let ResourceCycles = Res; let NumMicroOps = UOps; } // Memory variant also uses a cycle on port 2/3 and adds LoadLat cycles to // the latency (default = 5). def : WriteRes { let Latency = !add(Lat, LoadLat); let ResourceCycles = !listconcat([1], Res); let NumMicroOps = !add(UOps, 1); } } // A folded store needs a cycle on port 4 for the store data, and an extra port // 2/3/7 cycle to recompute the address. def : WriteRes; // Arithmetic. defm : SKLWriteResPair; // Simple integer ALU op. defm : SKLWriteResPair; // Integer ALU + flags op. // Integer multiplication. defm : SKLWriteResPair; defm : SKLWriteResPair; defm : X86WriteRes; defm : X86WriteRes; defm : SKLWriteResPair; defm : SKLWriteResPair; defm : SKLWriteResPair; defm : SKLWriteResPair; defm : SKLWriteResPair; defm : SKLWriteResPair; defm : SKLWriteResPair; def : WriteRes { let Latency = 3; } defm : X86WriteRes; defm : X86WriteRes; defm : X86WriteRes; defm : X86WriteRes; defm : X86WriteRes; // TODO: Why isn't the SKLDivider used? defm : SKLWriteResPair; defm : X86WriteRes; defm : X86WriteRes; defm : X86WriteRes; defm : X86WriteRes; defm : X86WriteRes; defm : X86WriteRes; defm : X86WriteRes; defm : X86WriteRes; defm : X86WriteRes; defm : X86WriteRes; defm : X86WriteRes; defm : X86WriteRes; defm : X86WriteRes; defm : X86WriteRes; defm : SKLWriteResPair; def : WriteRes; // LEA instructions can't fold loads. defm : SKLWriteResPair; // Conditional move. defm : X86WriteRes; // x87 conditional move. def : WriteRes; // Setcc. def : WriteRes { let Latency = 2; let NumMicroOps = 3; } defm : X86WriteRes; defm : X86WriteRes; defm : X86WriteRes; defm : X86WriteRes; defm : X86WriteRes; defm : X86WriteRes; defm : X86WriteRes; // Bit counts. defm : SKLWriteResPair; defm : SKLWriteResPair; defm : SKLWriteResPair; defm : SKLWriteResPair; defm : SKLWriteResPair; // Integer shifts and rotates. defm : SKLWriteResPair; defm : SKLWriteResPair; defm : SKLWriteResPair; defm : SKLWriteResPair; // SHLD/SHRD. defm : X86WriteRes; defm : X86WriteRes; defm : X86WriteRes; defm : X86WriteRes; // BMI1 BEXTR/BLS, BMI2 BZHI defm : SKLWriteResPair; defm : SKLWriteResPair; defm : SKLWriteResPair; // Loads, stores, and moves, not folded with other operations. defm : X86WriteRes; defm : X86WriteRes; defm : X86WriteRes; defm : X86WriteRes; // Idioms that clear a register, like xorps %xmm0, %xmm0. // These can often bypass execution ports completely. def : WriteRes; // Branches don't produce values, so they have no latency, but they still // consume resources. Indirect branches can fold loads. defm : SKLWriteResPair; // Floating point. This covers both scalar and vector operations. defm : X86WriteRes; defm : X86WriteRes; defm : X86WriteRes; defm : X86WriteRes; defm : X86WriteRes; defm : X86WriteRes; defm : X86WriteRes; defm : X86WriteRes; defm : X86WriteRes; defm : X86WriteRes; defm : X86WriteRes; defm : X86WriteRes; defm : X86WriteRes; defm : X86WriteRes; defm : X86WriteRes; defm : X86WriteRes; defm : X86WriteRes; defm : X86WriteRes; defm : X86WriteRes; defm : X86WriteRes; defm : X86WriteRes; defm : X86WriteRes; defm : SKLWriteResPair; // Floating point add/sub. defm : SKLWriteResPair; defm : SKLWriteResPair; defm : X86WriteResPairUnsupported; defm : SKLWriteResPair; // Floating point double add/sub. defm : SKLWriteResPair; defm : SKLWriteResPair; defm : X86WriteResPairUnsupported; defm : SKLWriteResPair; // Floating point compare. defm : SKLWriteResPair; defm : SKLWriteResPair; defm : X86WriteResPairUnsupported; defm : SKLWriteResPair; // Floating point double compare. defm : SKLWriteResPair; defm : SKLWriteResPair; defm : X86WriteResPairUnsupported; defm : SKLWriteResPair; // Floating point compare to flags (X87). defm : SKLWriteResPair; // Floating point compare to flags (SSE). defm : SKLWriteResPair; // Floating point multiplication. defm : SKLWriteResPair; defm : SKLWriteResPair; defm : X86WriteResPairUnsupported; defm : SKLWriteResPair; // Floating point double multiplication. defm : SKLWriteResPair; defm : SKLWriteResPair; defm : X86WriteResPairUnsupported; defm : SKLWriteResPair; // Floating point division. //defm : SKLWriteResPair; defm : SKLWriteResPair; defm : X86WriteResPairUnsupported; //defm : SKLWriteResPair; // Floating point double division. //defm : SKLWriteResPair; //defm : SKLWriteResPair; defm : X86WriteResPairUnsupported; defm : SKLWriteResPair; // Floating point square root. defm : SKLWriteResPair; defm : SKLWriteResPair; defm : X86WriteResPairUnsupported; defm : SKLWriteResPair; // Floating point double square root. defm : SKLWriteResPair; defm : SKLWriteResPair; defm : X86WriteResPairUnsupported; defm : SKLWriteResPair; // Floating point long double square root. defm : SKLWriteResPair; // Floating point reciprocal estimate. defm : SKLWriteResPair; defm : SKLWriteResPair; defm : X86WriteResPairUnsupported; defm : SKLWriteResPair; // Floating point reciprocal square root estimate. defm : SKLWriteResPair; defm : SKLWriteResPair; defm : X86WriteResPairUnsupported; defm : SKLWriteResPair; // Fused Multiply Add. defm : SKLWriteResPair; defm : SKLWriteResPair; defm : X86WriteResPairUnsupported; defm : SKLWriteResPair; // Floating point double dot product. defm : SKLWriteResPair; defm : SKLWriteResPair; defm : X86WriteResPairUnsupported; defm : SKLWriteResPair; // Floating point fabs/fchs. defm : SKLWriteResPair; // Floating point rounding. defm : SKLWriteResPair; defm : X86WriteResPairUnsupported; defm : SKLWriteResPair; // Floating point and/or/xor logicals. defm : SKLWriteResPair; defm : X86WriteResPairUnsupported; defm : SKLWriteResPair; // Floating point TEST instructions. defm : SKLWriteResPair; defm : X86WriteResPairUnsupported; defm : SKLWriteResPair; // Floating point vector shuffles. defm : SKLWriteResPair; defm : X86WriteResPairUnsupported; defm : SKLWriteResPair; // Floating point vector shuffles. defm : SKLWriteResPair; defm : X86WriteResPairUnsupported; defm : SKLWriteResPair; // Floating point vector blends. defm : SKLWriteResPair; defm : X86WriteResPairUnsupported; defm : SKLWriteResPair; // Fp vector variable blends. defm : SKLWriteResPair; defm : X86WriteResPairUnsupported; // FMA Scheduling helper class. // class FMASC { X86FoldableSchedWrite Sched = WriteFAdd; } // Vector integer operations. defm : X86WriteRes; defm : X86WriteRes; defm : X86WriteRes; defm : X86WriteRes; defm : X86WriteRes; defm : X86WriteRes; defm : X86WriteRes; defm : X86WriteRes; defm : X86WriteRes; defm : X86WriteRes; defm : X86WriteRes; defm : X86WriteRes; defm : X86WriteRes; defm : X86WriteRes; defm : X86WriteRes; defm : X86WriteRes; defm : X86WriteRes; defm : X86WriteRes; defm : X86WriteRes; defm : X86WriteRes; defm : X86WriteRes; defm : SKLWriteResPair; // Vector integer ALU op, no logicals. defm : SKLWriteResPair; defm : SKLWriteResPair; defm : X86WriteResPairUnsupported; defm : SKLWriteResPair; // Vector integer and/or/xor. defm : SKLWriteResPair; defm : SKLWriteResPair; defm : X86WriteResPairUnsupported; defm : SKLWriteResPair; // Vector integer TEST instructions. defm : SKLWriteResPair; defm : X86WriteResPairUnsupported; defm : SKLWriteResPair; // Vector integer multiply. defm : SKLWriteResPair; defm : SKLWriteResPair; defm : X86WriteResPairUnsupported; defm : SKLWriteResPair; // Vector PMULLD. defm : SKLWriteResPair; defm : X86WriteResPairUnsupported; defm : SKLWriteResPair; // Vector shuffles. defm : SKLWriteResPair; defm : SKLWriteResPair; defm : X86WriteResPairUnsupported; defm : SKLWriteResPair; // Vector shuffles. defm : SKLWriteResPair; defm : SKLWriteResPair; defm : X86WriteResPairUnsupported; defm : SKLWriteResPair; // Vector blends. defm : SKLWriteResPair; defm : X86WriteResPairUnsupported; defm : SKLWriteResPair; // Vector variable blends. defm : SKLWriteResPair; defm : X86WriteResPairUnsupported; defm : SKLWriteResPair; // Vector MPSAD. defm : SKLWriteResPair; defm : X86WriteResPairUnsupported; defm : SKLWriteResPair; // Vector PSADBW. defm : SKLWriteResPair; defm : SKLWriteResPair; defm : X86WriteResPairUnsupported; defm : SKLWriteResPair; // Vector PHMINPOS. // Vector integer shifts. defm : SKLWriteResPair; defm : X86WriteRes; defm : X86WriteRes; defm : X86WriteRes; defm : X86WriteRes; defm : X86WriteResPairUnsupported; defm : SKLWriteResPair; // Vector integer immediate shifts. defm : SKLWriteResPair; defm : SKLWriteResPair; defm : X86WriteResPairUnsupported; defm : SKLWriteResPair; // Variable vector shifts. defm : SKLWriteResPair; defm : X86WriteResPairUnsupported; // Vector insert/extract operations. def : WriteRes { let Latency = 2; let NumMicroOps = 2; let ResourceCycles = [2]; } def : WriteRes { let Latency = 6; let NumMicroOps = 2; } def: InstRW<[WriteVecInsertLd], (instregex "(V?)MOV(H|L)(PD|PS)rm")>; def : WriteRes { let Latency = 3; let NumMicroOps = 2; } def : WriteRes { let Latency = 2; let NumMicroOps = 3; } // Conversion between integer and float. defm : SKLWriteResPair; defm : SKLWriteResPair; defm : SKLWriteResPair; defm : X86WriteResPairUnsupported; defm : SKLWriteResPair; defm : SKLWriteResPair; defm : SKLWriteResPair; defm : X86WriteResPairUnsupported; defm : SKLWriteResPair; defm : SKLWriteResPair; defm : SKLWriteResPair; defm : X86WriteResPairUnsupported; defm : SKLWriteResPair; defm : SKLWriteResPair; defm : SKLWriteResPair; defm : X86WriteResPairUnsupported; defm : SKLWriteResPair; defm : SKLWriteResPair; defm : SKLWriteResPair; defm : X86WriteResPairUnsupported; defm : SKLWriteResPair; defm : SKLWriteResPair; defm : SKLWriteResPair; defm : X86WriteResPairUnsupported; defm : X86WriteRes; defm : X86WriteRes; defm : X86WriteResUnsupported; defm : X86WriteRes; defm : X86WriteRes; defm : X86WriteResUnsupported; defm : X86WriteRes; defm : X86WriteRes; defm : X86WriteResUnsupported; defm : X86WriteRes; defm : X86WriteRes; defm : X86WriteResUnsupported; // Strings instructions. // Packed Compare Implicit Length Strings, Return Mask def : WriteRes { let Latency = 10; let NumMicroOps = 3; let ResourceCycles = [3]; } def : WriteRes { let Latency = 16; let NumMicroOps = 4; let ResourceCycles = [3,1]; } // Packed Compare Explicit Length Strings, Return Mask def : WriteRes { let Latency = 19; let NumMicroOps = 9; let ResourceCycles = [4,3,1,1]; } def : WriteRes { let Latency = 25; let NumMicroOps = 10; let ResourceCycles = [4,3,1,1,1]; } // Packed Compare Implicit Length Strings, Return Index def : WriteRes { let Latency = 10; let NumMicroOps = 3; let ResourceCycles = [3]; } def : WriteRes { let Latency = 16; let NumMicroOps = 4; let ResourceCycles = [3,1]; } // Packed Compare Explicit Length Strings, Return Index def : WriteRes { let Latency = 18; let NumMicroOps = 8; let ResourceCycles = [4,3,1]; } def : WriteRes { let Latency = 24; let NumMicroOps = 9; let ResourceCycles = [4,3,1,1]; } // MOVMSK Instructions. def : WriteRes { let Latency = 2; } def : WriteRes { let Latency = 2; } def : WriteRes { let Latency = 2; } def : WriteRes { let Latency = 2; } // AES instructions. def : WriteRes { // Decryption, encryption. let Latency = 4; let NumMicroOps = 1; let ResourceCycles = [1]; } def : WriteRes { let Latency = 10; let NumMicroOps = 2; let ResourceCycles = [1,1]; } def : WriteRes { // InvMixColumn. let Latency = 8; let NumMicroOps = 2; let ResourceCycles = [2]; } def : WriteRes { let Latency = 14; let NumMicroOps = 3; let ResourceCycles = [2,1]; } def : WriteRes { // Key Generation. let Latency = 20; let NumMicroOps = 11; let ResourceCycles = [3,6,2]; } def : WriteRes { let Latency = 25; let NumMicroOps = 11; let ResourceCycles = [3,6,1,1]; } // Carry-less multiplication instructions. def : WriteRes { let Latency = 6; let NumMicroOps = 1; let ResourceCycles = [1]; } def : WriteRes { let Latency = 12; let NumMicroOps = 2; let ResourceCycles = [1,1]; } // Catch-all for expensive system instructions. def : WriteRes { let Latency = 100; } // def WriteSystem : SchedWrite; // AVX2. defm : SKLWriteResPair; // Fp 256-bit width vector shuffles. defm : SKLWriteResPair; // Fp 256-bit width vector variable shuffles. defm : SKLWriteResPair; // 256-bit width vector shuffles. defm : SKLWriteResPair; // 256-bit width packed vector width-changing move. defm : SKLWriteResPair; // 256-bit width vector variable shuffles. // Old microcoded instructions that nobody use. def : WriteRes { let Latency = 100; } // def WriteMicrocoded : SchedWrite; // Fence instructions. def : WriteRes; // Load/store MXCSR. def : WriteRes { let Latency = 7; let NumMicroOps = 3; let ResourceCycles = [1,1,1]; } def : WriteRes { let Latency = 2; let NumMicroOps = 3; let ResourceCycles = [1,1,1]; } // Nop, not very useful expect it provides a model for nops! def : WriteRes; //////////////////////////////////////////////////////////////////////////////// // Horizontal add/sub instructions. //////////////////////////////////////////////////////////////////////////////// defm : SKLWriteResPair; defm : SKLWriteResPair; defm : SKLWriteResPair; defm : SKLWriteResPair; defm : SKLWriteResPair; // Remaining instrs. def SKLWriteResGroup1 : SchedWriteRes<[SKLPort0]> { let Latency = 1; let NumMicroOps = 1; let ResourceCycles = [1]; } def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PADDS(B|W)irr", "MMX_PADDUS(B|W)irr", "MMX_PAVG(B|W)irr", "MMX_PCMPEQ(B|D|W)irr", "MMX_PCMPGT(B|D|W)irr", "MMX_P(MAX|MIN)SWirr", "MMX_P(MAX|MIN)UBirr", "MMX_PSUBS(B|W)irr", "MMX_PSUBUS(B|W)irr")>; def SKLWriteResGroup3 : SchedWriteRes<[SKLPort5]> { let Latency = 1; let NumMicroOps = 1; let ResourceCycles = [1]; } def: InstRW<[SKLWriteResGroup3], (instregex "COM(P?)_FST0r", "UCOM_F(P?)r")>; def SKLWriteResGroup4 : SchedWriteRes<[SKLPort6]> { let Latency = 1; let NumMicroOps = 1; let ResourceCycles = [1]; } def: InstRW<[SKLWriteResGroup4], (instregex "JMP(16|32|64)r")>; def SKLWriteResGroup6 : SchedWriteRes<[SKLPort05]> { let Latency = 1; let NumMicroOps = 1; let ResourceCycles = [1]; } def: InstRW<[SKLWriteResGroup6], (instrs FINCSTP, FNOP)>; def SKLWriteResGroup7 : SchedWriteRes<[SKLPort06]> { let Latency = 1; let NumMicroOps = 1; let ResourceCycles = [1]; } def: InstRW<[SKLWriteResGroup7], (instrs CDQ, CQO, CLAC, STAC)>; def SKLWriteResGroup8 : SchedWriteRes<[SKLPort15]> { let Latency = 1; let NumMicroOps = 1; let ResourceCycles = [1]; } def: InstRW<[SKLWriteResGroup8], (instregex "ANDN(32|64)rr")>; def SKLWriteResGroup9 : SchedWriteRes<[SKLPort015]> { let Latency = 1; let NumMicroOps = 1; let ResourceCycles = [1]; } def: InstRW<[SKLWriteResGroup9], (instregex "(V?)PADD(B|D|Q|W)(Y?)rr", "VPBLENDD(Y?)rri")>; def SKLWriteResGroup10 : SchedWriteRes<[SKLPort0156]> { let Latency = 1; let NumMicroOps = 1; let ResourceCycles = [1]; } def: InstRW<[SKLWriteResGroup10], (instrs CBW, CWDE, CDQE, CMC, STC, SGDT64m, SIDT64m, SMSW16m, STRm, SYSCALL)>; def SKLWriteResGroup11 : SchedWriteRes<[SKLPort4,SKLPort237]> { let Latency = 1; let NumMicroOps = 2; let ResourceCycles = [1,1]; } def: InstRW<[SKLWriteResGroup11], (instrs FBSTPm, VMPTRSTm)>; def: InstRW<[SKLWriteResGroup11], (instregex "ST_FP(32|64|80)m")>; def SKLWriteResGroup13 : SchedWriteRes<[SKLPort5]> { let Latency = 2; let NumMicroOps = 2; let ResourceCycles = [2]; } def: InstRW<[SKLWriteResGroup13], (instrs MMX_MOVQ2DQrr)>; def SKLWriteResGroup14 : SchedWriteRes<[SKLPort05]> { let Latency = 2; let NumMicroOps = 2; let ResourceCycles = [2]; } def: InstRW<[SKLWriteResGroup14], (instrs FDECSTP, MMX_MOVDQ2Qrr)>; def SKLWriteResGroup17 : SchedWriteRes<[SKLPort0156]> { let Latency = 2; let NumMicroOps = 2; let ResourceCycles = [2]; } def: InstRW<[SKLWriteResGroup17], (instrs LFENCE, WAIT, XGETBV)>; def SKLWriteResGroup20 : SchedWriteRes<[SKLPort6,SKLPort0156]> { let Latency = 2; let NumMicroOps = 2; let ResourceCycles = [1,1]; } def: InstRW<[SKLWriteResGroup20], (instregex "CLFLUSH")>; def SKLWriteResGroup21 : SchedWriteRes<[SKLPort237,SKLPort0156]> { let Latency = 2; let NumMicroOps = 2; let ResourceCycles = [1,1]; } def: InstRW<[SKLWriteResGroup21], (instrs SFENCE)>; def SKLWriteResGroup23 : SchedWriteRes<[SKLPort06,SKLPort0156]> { let Latency = 2; let NumMicroOps = 2; let ResourceCycles = [1,1]; } def: InstRW<[SKLWriteResGroup23], (instrs CWD, JCXZ, JECXZ, JRCXZ, ADC8i8, SBB8i8, ADC16i16, SBB16i16, ADC32i32, SBB32i32, ADC64i32, SBB64i32)>; def SKLWriteResGroup25 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort237]> { let Latency = 2; let NumMicroOps = 3; let ResourceCycles = [1,1,1]; } def: InstRW<[SKLWriteResGroup25], (instrs FNSTCW16m)>; def SKLWriteResGroup27 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort15]> { let Latency = 2; let NumMicroOps = 3; let ResourceCycles = [1,1,1]; } def: InstRW<[SKLWriteResGroup27], (instregex "MOVBE(16|32|64)mr")>; def SKLWriteResGroup28 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort0156]> { let Latency = 2; let NumMicroOps = 3; let ResourceCycles = [1,1,1]; } def: InstRW<[SKLWriteResGroup28], (instrs PUSH16r, PUSH32r, PUSH64r, PUSH64i8, STOSB, STOSL, STOSQ, STOSW)>; def: InstRW<[SKLWriteResGroup28], (instregex "PUSH(16|32|64)rmr")>; def SKLWriteResGroup29 : SchedWriteRes<[SKLPort1]> { let Latency = 3; let NumMicroOps = 1; let ResourceCycles = [1]; } def: InstRW<[SKLWriteResGroup29], (instregex "PDEP(32|64)rr", "PEXT(32|64)rr")>; def SKLWriteResGroup30 : SchedWriteRes<[SKLPort5]> { let Latency = 3; let NumMicroOps = 1; let ResourceCycles = [1]; } def: InstRW<[SKLWriteResGroup30], (instregex "(ADD|SUB|SUBR)_(FPrST0|FST0r|FrST0)", "VPBROADCAST(B|W)rr")>; def SKLWriteResGroup32 : SchedWriteRes<[SKLPort0,SKLPort0156]> { let Latency = 3; let NumMicroOps = 2; let ResourceCycles = [1,1]; } def: InstRW<[SKLWriteResGroup32], (instrs FNSTSW16r)>; def SKLWriteResGroup35 : SchedWriteRes<[SKLPort0,SKLPort5]> { let Latency = 3; let NumMicroOps = 3; let ResourceCycles = [1,2]; } def: InstRW<[SKLWriteResGroup35], (instregex "MMX_PH(ADD|SUB)SWrr")>; def SKLWriteResGroup36 : SchedWriteRes<[SKLPort5,SKLPort01]> { let Latency = 3; let NumMicroOps = 3; let ResourceCycles = [2,1]; } def: InstRW<[SKLWriteResGroup36], (instregex "(V?)PHADDSW(Y?)rr", "(V?)PHSUBSW(Y?)rr")>; def SKLWriteResGroup39 : SchedWriteRes<[SKLPort5,SKLPort0156]> { let Latency = 3; let NumMicroOps = 3; let ResourceCycles = [2,1]; } def: InstRW<[SKLWriteResGroup39], (instrs MMX_PACKSSDWirr, MMX_PACKSSWBirr, MMX_PACKUSWBirr)>; def SKLWriteResGroup40 : SchedWriteRes<[SKLPort6,SKLPort0156]> { let Latency = 3; let NumMicroOps = 3; let ResourceCycles = [1,2]; } def: InstRW<[SKLWriteResGroup40], (instregex "CLD")>; def SKLWriteResGroup41 : SchedWriteRes<[SKLPort237,SKLPort0156]> { let Latency = 3; let NumMicroOps = 3; let ResourceCycles = [1,2]; } def: InstRW<[SKLWriteResGroup41], (instrs MFENCE)>; def SKLWriteResGroup42 : SchedWriteRes<[SKLPort06,SKLPort0156]> { let Latency = 3; let NumMicroOps = 3; let ResourceCycles = [1,2]; } def: InstRW<[SKLWriteResGroup42], (instregex "RCL(8|16|32|64)r(1|i)", "RCR(8|16|32|64)r(1|i)")>; def SKLWriteResGroup43 : SchedWriteRes<[SKLPort0,SKLPort4,SKLPort237]> { let Latency = 3; let NumMicroOps = 3; let ResourceCycles = [1,1,1]; } def: InstRW<[SKLWriteResGroup43], (instrs FNSTSWm)>; def SKLWriteResGroup45 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort237,SKLPort0156]> { let Latency = 3; let NumMicroOps = 4; let ResourceCycles = [1,1,1,1]; } def: InstRW<[SKLWriteResGroup45], (instregex "CALL(16|32|64)r")>; def SKLWriteResGroup46 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort06,SKLPort0156]> { let Latency = 3; let NumMicroOps = 4; let ResourceCycles = [1,1,1,1]; } def: InstRW<[SKLWriteResGroup46], (instrs CALL64pcrel32)>; def SKLWriteResGroup47 : SchedWriteRes<[SKLPort0]> { let Latency = 4; let NumMicroOps = 1; let ResourceCycles = [1]; } def: InstRW<[SKLWriteResGroup47], (instregex "MUL_(FPrST0|FST0r|FrST0)")>; def SKLWriteResGroup48 : SchedWriteRes<[SKLPort01]> { let Latency = 4; let NumMicroOps = 1; let ResourceCycles = [1]; } def: InstRW<[SKLWriteResGroup48], (instregex "(V?)CVTDQ2PS(Y?)rr", "(V?)CVT(T?)PS2DQ(Y?)rr")>; def SKLWriteResGroup53 : SchedWriteRes<[SKLPort4,SKLPort5,SKLPort237]> { let Latency = 4; let NumMicroOps = 3; let ResourceCycles = [1,1,1]; } def: InstRW<[SKLWriteResGroup53], (instregex "IST(T?)_FP(16|32|64)m", "IST_F(16|32)m")>; def SKLWriteResGroup54 : SchedWriteRes<[SKLPort0156]> { let Latency = 4; let NumMicroOps = 4; let ResourceCycles = [4]; } def: InstRW<[SKLWriteResGroup54], (instrs FNCLEX)>; def SKLWriteResGroup55 : SchedWriteRes<[SKLPort6,SKLPort0156]> { let Latency = 4; let NumMicroOps = 4; let ResourceCycles = [1,3]; } def: InstRW<[SKLWriteResGroup55], (instrs PAUSE)>; def SKLWriteResGroup56 : SchedWriteRes<[]> { let Latency = 0; let NumMicroOps = 4; let ResourceCycles = []; } def: InstRW<[SKLWriteResGroup56], (instrs VZEROUPPER)>; def SKLWriteResGroup57 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort0156]> { let Latency = 4; let NumMicroOps = 4; let ResourceCycles = [1,1,2]; } def: InstRW<[SKLWriteResGroup57], (instregex "LAR(16|32|64)rr")>; def SKLWriteResGroup58 : SchedWriteRes<[SKLPort23]> { let Latency = 5; let NumMicroOps = 1; let ResourceCycles = [1]; } def: InstRW<[SKLWriteResGroup58], (instregex "MOVSX(16|32|64)rm(8|16|32)", "MOVZX(16|32|64)rm(8|16)", "(V?)MOVDDUPrm")>; // TODO: Should this be SKLWriteResGroup67? def SKLWriteResGroup59 : SchedWriteRes<[SKLPort0,SKLPort5]> { let Latency = 5; let NumMicroOps = 2; let ResourceCycles = [1,1]; } def: InstRW<[SKLWriteResGroup59], (instrs MMX_CVTPI2PDirr, CVTDQ2PDrr, VCVTDQ2PDrr)>; def SKLWriteResGroup60 : SchedWriteRes<[SKLPort5,SKLPort015]> { let Latency = 5; let NumMicroOps = 2; let ResourceCycles = [1,1]; } def: InstRW<[SKLWriteResGroup60], (instregex "MMX_CVT(T?)PD2PIirr", "MMX_CVT(T?)PS2PIirr", "(V?)CVT(T?)PD2DQrr", "(V?)CVTPD2PSrr", "(V?)CVTPS2PDrr", "(V?)CVTSD2SSrr", "(V?)CVTSI642SDrr", "(V?)CVTSI2SDrr", "(V?)CVTSI2SSrr", "(V?)CVTSS2SDrr")>; def SKLWriteResGroup61 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort06]> { let Latency = 5; let NumMicroOps = 3; let ResourceCycles = [1,1,1]; } def: InstRW<[SKLWriteResGroup61], (instregex "STR(16|32|64)r")>; def SKLWriteResGroup63 : SchedWriteRes<[SKLPort06,SKLPort0156]> { let Latency = 5; let NumMicroOps = 5; let ResourceCycles = [1,4]; } def: InstRW<[SKLWriteResGroup63], (instrs XSETBV)>; def SKLWriteResGroup65 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort0156]> { let Latency = 5; let NumMicroOps = 6; let ResourceCycles = [1,1,4]; } def: InstRW<[SKLWriteResGroup65], (instregex "PUSHF(16|64)")>; def SKLWriteResGroup67 : SchedWriteRes<[SKLPort23]> { let Latency = 6; let NumMicroOps = 1; let ResourceCycles = [1]; } def: InstRW<[SKLWriteResGroup67], (instrs VBROADCASTSSrm, VPBROADCASTDrm, VPBROADCASTQrm)>; def: InstRW<[SKLWriteResGroup67], (instregex "(V?)MOVSHDUPrm", "(V?)MOVSLDUPrm")>; def SKLWriteResGroup68 : SchedWriteRes<[SKLPort0]> { let Latency = 6; let NumMicroOps = 2; let ResourceCycles = [2]; } def: InstRW<[SKLWriteResGroup68], (instrs MMX_CVTPI2PSirr)>; def SKLWriteResGroup69 : SchedWriteRes<[SKLPort0,SKLPort23]> { let Latency = 6; let NumMicroOps = 2; let ResourceCycles = [1,1]; } def: InstRW<[SKLWriteResGroup69], (instrs MMX_PADDSBirm, MMX_PADDSWirm, MMX_PADDUSBirm, MMX_PADDUSWirm, MMX_PAVGBirm, MMX_PAVGWirm, MMX_PCMPEQBirm, MMX_PCMPEQDirm, MMX_PCMPEQWirm, MMX_PCMPGTBirm, MMX_PCMPGTDirm, MMX_PCMPGTWirm, MMX_PMAXSWirm, MMX_PMAXUBirm, MMX_PMINSWirm, MMX_PMINUBirm, MMX_PSUBSBirm, MMX_PSUBSWirm, MMX_PSUBUSBirm, MMX_PSUBUSWirm)>; def SKLWriteResGroup70 : SchedWriteRes<[SKLPort0,SKLPort01]> { let Latency = 6; let NumMicroOps = 2; let ResourceCycles = [1,1]; } def: InstRW<[SKLWriteResGroup70], (instregex "(V?)CVTSS2SI(64)?rr", "(V?)CVT(T?)SD2SI(64)?rr")>; def SKLWriteResGroup72 : SchedWriteRes<[SKLPort6,SKLPort23]> { let Latency = 6; let NumMicroOps = 2; let ResourceCycles = [1,1]; } def: InstRW<[SKLWriteResGroup72], (instrs FARJMP64m)>; def: InstRW<[SKLWriteResGroup72], (instregex "JMP(16|32|64)m")>; def SKLWriteResGroup75 : SchedWriteRes<[SKLPort23,SKLPort15]> { let Latency = 6; let NumMicroOps = 2; let ResourceCycles = [1,1]; } def: InstRW<[SKLWriteResGroup75], (instregex "ANDN(32|64)rm", "MOVBE(16|32|64)rm")>; def SKLWriteResGroup76 : SchedWriteRes<[SKLPort23,SKLPort0156]> { let Latency = 6; let NumMicroOps = 2; let ResourceCycles = [1,1]; } def: InstRW<[SKLWriteResGroup76], (instrs POP16r, POP32r, POP64r)>; def: InstRW<[SKLWriteResGroup76], (instregex "POP(16|32|64)rmr")>; def SKLWriteResGroup78 : SchedWriteRes<[SKLPort5,SKLPort01]> { let Latency = 6; let NumMicroOps = 3; let ResourceCycles = [2,1]; } def: InstRW<[SKLWriteResGroup78], (instregex "(V?)CVTSI642SSrr")>; def SKLWriteResGroup80 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort06,SKLPort0156]> { let Latency = 6; let NumMicroOps = 4; let ResourceCycles = [1,1,1,1]; } def: InstRW<[SKLWriteResGroup80], (instregex "SLDT(16|32|64)r")>; def SKLWriteResGroup82 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06]> { let Latency = 6; let NumMicroOps = 4; let ResourceCycles = [1,1,1,1]; } def: InstRW<[SKLWriteResGroup82], (instregex "SAR(8|16|32|64)m(1|i)", "SHL(8|16|32|64)m(1|i)", "SHR(8|16|32|64)m(1|i)")>; def SKLWriteResGroup83 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort0156]> { let Latency = 6; let NumMicroOps = 4; let ResourceCycles = [1,1,1,1]; } def: InstRW<[SKLWriteResGroup83], (instregex "POP(16|32|64)rmm", "PUSH(16|32|64)rmm")>; def SKLWriteResGroup84 : SchedWriteRes<[SKLPort6,SKLPort0156]> { let Latency = 6; let NumMicroOps = 6; let ResourceCycles = [1,5]; } def: InstRW<[SKLWriteResGroup84], (instrs STD)>; def SKLWriteResGroup85 : SchedWriteRes<[SKLPort23]> { let Latency = 7; let NumMicroOps = 1; let ResourceCycles = [1]; } def: InstRW<[SKLWriteResGroup85], (instregex "LD_F(32|64|80)m")>; def: InstRW<[SKLWriteResGroup85], (instrs VBROADCASTF128, VBROADCASTI128, VBROADCASTSDYrm, VBROADCASTSSYrm, VMOVDDUPYrm, VMOVSHDUPYrm, VMOVSLDUPYrm, VPBROADCASTDYrm, VPBROADCASTQYrm)>; def SKLWriteResGroup86 : SchedWriteRes<[SKLPort0,SKLPort5]> { let Latency = 7; let NumMicroOps = 2; let ResourceCycles = [1,1]; } def: InstRW<[SKLWriteResGroup86], (instrs VCVTDQ2PDYrr)>; def SKLWriteResGroup88 : SchedWriteRes<[SKLPort5,SKLPort23]> { let Latency = 6; let NumMicroOps = 2; let ResourceCycles = [1,1]; } def: InstRW<[SKLWriteResGroup88], (instregex "(V?)PMOV(SX|ZX)BDrm", "(V?)PMOV(SX|ZX)BQrm", "(V?)PMOV(SX|ZX)BWrm", "(V?)PMOV(SX|ZX)DQrm", "(V?)PMOV(SX|ZX)WDrm", "(V?)PMOV(SX|ZX)WQrm")>; def SKLWriteResGroup89 : SchedWriteRes<[SKLPort5,SKLPort01]> { let Latency = 7; let NumMicroOps = 2; let ResourceCycles = [1,1]; } def: InstRW<[SKLWriteResGroup89], (instrs VCVTPD2PSYrr, VCVTPS2PDYrr, VCVTPD2DQYrr, VCVTTPD2DQYrr)>; def SKLWriteResGroup91 : SchedWriteRes<[SKLPort23,SKLPort015]> { let Latency = 7; let NumMicroOps = 2; let ResourceCycles = [1,1]; } def: InstRW<[SKLWriteResGroup91], (instrs VINSERTF128rm, VINSERTI128rm, VPBLENDDrmi)>; def: InstRW<[SKLWriteResGroup91, ReadAfterVecXLd], (instregex "(V?)PADD(B|D|Q|W)rm", "(V?)PSUB(B|D|Q|W)rm")>; def SKLWriteResGroup92 : SchedWriteRes<[SKLPort5,SKLPort23]> { let Latency = 7; let NumMicroOps = 3; let ResourceCycles = [2,1]; } def: InstRW<[SKLWriteResGroup92], (instrs MMX_PACKSSDWirm, MMX_PACKSSWBirm, MMX_PACKUSWBirm)>; def SKLWriteResGroup94 : SchedWriteRes<[SKLPort23,SKLPort0156]> { let Latency = 7; let NumMicroOps = 3; let ResourceCycles = [1,2]; } def: InstRW<[SKLWriteResGroup94], (instrs LEAVE, LEAVE64, SCASB, SCASL, SCASQ, SCASW)>; def SKLWriteResGroup95 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort01]> { let Latency = 7; let NumMicroOps = 3; let ResourceCycles = [1,1,1]; } def: InstRW<[SKLWriteResGroup95], (instregex "(V?)CVTTSS2SI(64)?rr")>; def SKLWriteResGroup96 : SchedWriteRes<[SKLPort0,SKLPort23,SKLPort05]> { let Latency = 7; let NumMicroOps = 3; let ResourceCycles = [1,1,1]; } def: InstRW<[SKLWriteResGroup96], (instrs FLDCW16m)>; def SKLWriteResGroup98 : SchedWriteRes<[SKLPort6,SKLPort23,SKLPort0156]> { let Latency = 7; let NumMicroOps = 3; let ResourceCycles = [1,1,1]; } def: InstRW<[SKLWriteResGroup98], (instrs LRETQ, RETQ)>; def SKLWriteResGroup100 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06]> { let Latency = 7; let NumMicroOps = 5; let ResourceCycles = [1,1,1,2]; } def: InstRW<[SKLWriteResGroup100], (instregex "ROL(8|16|32|64)m(1|i)", "ROR(8|16|32|64)m(1|i)")>; def SKLWriteResGroup100_1 : SchedWriteRes<[SKLPort06]> { let Latency = 2; let NumMicroOps = 2; let ResourceCycles = [2]; } def: InstRW<[SKLWriteResGroup100_1], (instrs ROL8r1, ROL16r1, ROL32r1, ROL64r1, ROR8r1, ROR16r1, ROR32r1, ROR64r1)>; def SKLWriteResGroup101 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort0156]> { let Latency = 7; let NumMicroOps = 5; let ResourceCycles = [1,1,1,2]; } def: InstRW<[SKLWriteResGroup101], (instregex "XADD(8|16|32|64)rm")>; def SKLWriteResGroup102 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> { let Latency = 7; let NumMicroOps = 5; let ResourceCycles = [1,1,1,1,1]; } def: InstRW<[SKLWriteResGroup102], (instregex "CALL(16|32|64)m")>; def: InstRW<[SKLWriteResGroup102], (instrs FARCALL64m)>; def SKLWriteResGroup103 : SchedWriteRes<[SKLPort6,SKLPort06,SKLPort15,SKLPort0156]> { let Latency = 7; let NumMicroOps = 7; let ResourceCycles = [1,3,1,2]; } def: InstRW<[SKLWriteResGroup103], (instrs LOOP)>; def SKLWriteResGroup107 : SchedWriteRes<[SKLPort1,SKLPort23]> { let Latency = 8; let NumMicroOps = 2; let ResourceCycles = [1,1]; } def: InstRW<[SKLWriteResGroup107], (instregex "PDEP(32|64)rm", "PEXT(32|64)rm")>; def SKLWriteResGroup108 : SchedWriteRes<[SKLPort5,SKLPort23]> { let Latency = 8; let NumMicroOps = 2; let ResourceCycles = [1,1]; } def: InstRW<[SKLWriteResGroup108], (instregex "FCOM(P?)(32|64)m")>; def: InstRW<[SKLWriteResGroup108], (instrs VPBROADCASTBYrm, VPBROADCASTWYrm, VPMOVSXBDYrm, VPMOVSXBQYrm, VPMOVSXWQYrm)>; def SKLWriteResGroup110 : SchedWriteRes<[SKLPort23,SKLPort015]> { let Latency = 8; let NumMicroOps = 2; let ResourceCycles = [1,1]; } def: InstRW<[SKLWriteResGroup110], (instrs VPBLENDDYrmi)>; def: InstRW<[SKLWriteResGroup110, ReadAfterVecYLd], (instregex "VPADD(B|D|Q|W)Yrm", "VPSUB(B|D|Q|W)Yrm")>; def SKLWriteResGroup112 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> { let Latency = 8; let NumMicroOps = 4; let ResourceCycles = [1,2,1]; } def: InstRW<[SKLWriteResGroup112], (instregex "MMX_PH(ADD|SUB)SWrm")>; def SKLWriteResGroup116 : SchedWriteRes<[SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> { let Latency = 8; let NumMicroOps = 5; let ResourceCycles = [1,1,1,2]; } def: InstRW<[SKLWriteResGroup116], (instregex "RCL(8|16|32|64)m(1|i)", "RCR(8|16|32|64)m(1|i)")>; def SKLWriteResGroup117 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06]> { let Latency = 8; let NumMicroOps = 6; let ResourceCycles = [1,1,1,3]; } def: InstRW<[SKLWriteResGroup117], (instregex "ROL(8|16|32|64)mCL", "ROR(8|16|32|64)mCL", "SAR(8|16|32|64)mCL", "SHL(8|16|32|64)mCL", "SHR(8|16|32|64)mCL")>; def SKLWriteResGroup119 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> { let Latency = 8; let NumMicroOps = 6; let ResourceCycles = [1,1,1,2,1]; } def: SchedAlias; def SKLWriteResGroup120 : SchedWriteRes<[SKLPort0,SKLPort23]> { let Latency = 9; let NumMicroOps = 2; let ResourceCycles = [1,1]; } def: InstRW<[SKLWriteResGroup120], (instrs MMX_CVTPI2PSirm)>; def SKLWriteResGroup121 : SchedWriteRes<[SKLPort5,SKLPort23]> { let Latency = 9; let NumMicroOps = 2; let ResourceCycles = [1,1]; } def: InstRW<[SKLWriteResGroup121], (instrs PCMPGTQrm, VPCMPGTQrm, VPMOVSXBWYrm, VPMOVSXDQYrm, VPMOVSXWDYrm, VPMOVZXWDYrm)>; def SKLWriteResGroup123 : SchedWriteRes<[SKLPort23,SKLPort01]> { let Latency = 9; let NumMicroOps = 2; let ResourceCycles = [1,1]; } def: InstRW<[SKLWriteResGroup123], (instregex "MMX_CVT(T?)PS2PIirm", "(V?)CVTPS2PDrm")>; def SKLWriteResGroup128 : SchedWriteRes<[SKLPort5,SKLPort01,SKLPort23]> { let Latency = 9; let NumMicroOps = 4; let ResourceCycles = [2,1,1]; } def: InstRW<[SKLWriteResGroup128], (instregex "(V?)PHADDSWrm", "(V?)PHSUBSWrm")>; def SKLWriteResGroup131 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort23,SKLPort0156]> { let Latency = 9; let NumMicroOps = 5; let ResourceCycles = [1,2,1,1]; } def: InstRW<[SKLWriteResGroup131], (instregex "LAR(16|32|64)rm", "LSL(16|32|64)rm")>; def SKLWriteResGroup133 : SchedWriteRes<[SKLPort5,SKLPort23]> { let Latency = 10; let NumMicroOps = 2; let ResourceCycles = [1,1]; } def: InstRW<[SKLWriteResGroup133], (instregex "(ADD|SUB|SUBR)_F(32|64)m", "ILD_F(16|32|64)m")>; def: InstRW<[SKLWriteResGroup133], (instrs VPCMPGTQYrm)>; def SKLWriteResGroup134 : SchedWriteRes<[SKLPort01,SKLPort23]> { let Latency = 10; let NumMicroOps = 2; let ResourceCycles = [1,1]; } def: InstRW<[SKLWriteResGroup134], (instregex "(V?)CVTDQ2PSrm", "(V?)CVTPS2DQrm", "(V?)CVTSS2SDrm", "(V?)CVTTPS2DQrm")>; def SKLWriteResGroup138 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> { let Latency = 10; let NumMicroOps = 3; let ResourceCycles = [1,1,1]; } def: InstRW<[SKLWriteResGroup138], (instrs MMX_CVTPI2PDirm)>; def SKLWriteResGroup139 : SchedWriteRes<[SKLPort5,SKLPort23,SKLPort01]> { let Latency = 10; let NumMicroOps = 3; let ResourceCycles = [1,1,1]; } def: InstRW<[SKLWriteResGroup139], (instregex "(V?)CVTSD2SSrm")>; def SKLWriteResGroup140 : SchedWriteRes<[SKLPort5,SKLPort01,SKLPort23]> { let Latency = 10; let NumMicroOps = 4; let ResourceCycles = [2,1,1]; } def: InstRW<[SKLWriteResGroup140], (instrs VPHADDSWYrm, VPHSUBSWYrm)>; def SKLWriteResGroup143 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> { let Latency = 10; let NumMicroOps = 8; let ResourceCycles = [1,1,1,1,1,3]; } def: InstRW<[SKLWriteResGroup143], (instregex "XCHG(8|16|32|64)rm")>; def SKLWriteResGroup145 : SchedWriteRes<[SKLPort0,SKLFPDivider]> { let Latency = 11; let NumMicroOps = 1; let ResourceCycles = [1,3]; } def : SchedAlias; // TODO - convert to ZnWriteResFpuPair def SKLWriteResGroup146 : SchedWriteRes<[SKLPort0,SKLPort23]> { let Latency = 11; let NumMicroOps = 2; let ResourceCycles = [1,1]; } def: InstRW<[SKLWriteResGroup146], (instregex "MUL_F(32|64)m")>; def SKLWriteResGroup147 : SchedWriteRes<[SKLPort01,SKLPort23]> { let Latency = 11; let NumMicroOps = 2; let ResourceCycles = [1,1]; } def: InstRW<[SKLWriteResGroup147], (instrs VCVTDQ2PSYrm, VCVTPS2PDYrm, VCVTPS2DQYrm, VCVTTPS2DQYrm)>; def SKLWriteResGroup149 : SchedWriteRes<[SKLPort5,SKLPort23]> { let Latency = 11; let NumMicroOps = 3; let ResourceCycles = [2,1]; } def: InstRW<[SKLWriteResGroup149], (instregex "FICOM(P?)(16|32)m")>; def SKLWriteResGroup150 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> { let Latency = 11; let NumMicroOps = 3; let ResourceCycles = [1,1,1]; } def: InstRW<[SKLWriteResGroup150], (instregex "(V?)CVTDQ2PDrm")>; def SKLWriteResGroup151 : SchedWriteRes<[SKLPort0,SKLPort23,SKLPort01]> { let Latency = 11; let NumMicroOps = 3; let ResourceCycles = [1,1,1]; } def: InstRW<[SKLWriteResGroup151], (instregex "(V?)CVTSS2SI64rm", "(V?)CVT(T?)SD2SI(64)?rm", "VCVTTSS2SI64rm", "(V?)CVT(T?)SS2SIrm")>; def SKLWriteResGroup152 : SchedWriteRes<[SKLPort5,SKLPort23,SKLPort01]> { let Latency = 11; let NumMicroOps = 3; let ResourceCycles = [1,1,1]; } def: InstRW<[SKLWriteResGroup152], (instrs CVTPD2PSrm, CVTPD2DQrm, CVTTPD2DQrm, MMX_CVTPD2PIirm, MMX_CVTTPD2PIirm)>; def SKLWriteResGroup154 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort0156]> { let Latency = 11; let NumMicroOps = 7; let ResourceCycles = [2,3,2]; } def: InstRW<[SKLWriteResGroup154], (instregex "RCL(16|32|64)rCL", "RCR(16|32|64)rCL")>; def SKLWriteResGroup155 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort15,SKLPort0156]> { let Latency = 11; let NumMicroOps = 9; let ResourceCycles = [1,5,1,2]; } def: InstRW<[SKLWriteResGroup155], (instrs RCL8rCL)>; def SKLWriteResGroup156 : SchedWriteRes<[SKLPort06,SKLPort0156]> { let Latency = 11; let NumMicroOps = 11; let ResourceCycles = [2,9]; } def: InstRW<[SKLWriteResGroup156], (instrs LOOPE, LOOPNE)>; def SKLWriteResGroup160 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23,SKLPort01]> { let Latency = 12; let NumMicroOps = 4; let ResourceCycles = [1,1,1,1]; } def: InstRW<[SKLWriteResGroup160], (instregex "CVTTSS2SI64rm")>; def SKLWriteResGroup162 : SchedWriteRes<[SKLPort5,SKLPort23]> { let Latency = 13; let NumMicroOps = 3; let ResourceCycles = [2,1]; } def: InstRW<[SKLWriteResGroup162], (instregex "(ADD|SUB|SUBR)_FI(16|32)m")>; def SKLWriteResGroup163 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> { let Latency = 13; let NumMicroOps = 3; let ResourceCycles = [1,1,1]; } def: InstRW<[SKLWriteResGroup163], (instrs VCVTDQ2PDYrm)>; def SKLWriteResGroup166 : SchedWriteRes<[SKLPort0,SKLFPDivider]> { let Latency = 14; let NumMicroOps = 1; let ResourceCycles = [1,3]; } def : SchedAlias; // TODO - convert to ZnWriteResFpuPair def : SchedAlias; // TODO - convert to ZnWriteResFpuPair def SKLWriteResGroup166_1 : SchedWriteRes<[SKLPort0,SKLFPDivider]> { let Latency = 14; let NumMicroOps = 1; let ResourceCycles = [1,5]; } def : SchedAlias; // TODO - convert to ZnWriteResFpuPair def SKLWriteResGroup169 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> { let Latency = 14; let NumMicroOps = 3; let ResourceCycles = [1,1,1]; } def: InstRW<[SKLWriteResGroup169], (instregex "MUL_FI(16|32)m")>; def SKLWriteResGroup170 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort15,SKLPort0156]> { let Latency = 14; let NumMicroOps = 10; let ResourceCycles = [2,4,1,3]; } def: InstRW<[SKLWriteResGroup170], (instrs RCR8rCL)>; def SKLWriteResGroup171 : SchedWriteRes<[SKLPort0]> { let Latency = 15; let NumMicroOps = 1; let ResourceCycles = [1]; } def: InstRW<[SKLWriteResGroup171], (instregex "DIVR_(FPrST0|FST0r|FrST0)")>; def SKLWriteResGroup174 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort237,SKLPort06,SKLPort15,SKLPort0156]> { let Latency = 15; let NumMicroOps = 10; let ResourceCycles = [1,1,1,5,1,1]; } def: InstRW<[SKLWriteResGroup174], (instregex "RCL(8|16|32|64)mCL")>; def SKLWriteResGroup177 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06,SKLPort15,SKLPort0156]> { let Latency = 16; let NumMicroOps = 14; let ResourceCycles = [1,1,1,4,2,5]; } def: InstRW<[SKLWriteResGroup177], (instrs CMPXCHG8B)>; def SKLWriteResGroup178 : SchedWriteRes<[SKLPort0156]> { let Latency = 16; let NumMicroOps = 16; let ResourceCycles = [16]; } def: InstRW<[SKLWriteResGroup178], (instrs VZEROALL)>; def SKLWriteResGroup179 : SchedWriteRes<[SKLPort0,SKLPort23,SKLFPDivider]> { let Latency = 17; let NumMicroOps = 2; let ResourceCycles = [1,1,5]; } def : SchedAlias; // TODO - convert to ZnWriteResFpuPair def SKLWriteResGroup180 : SchedWriteRes<[SKLPort0,SKLPort1,SKLPort5,SKLPort6,SKLPort05,SKLPort0156]> { let Latency = 17; let NumMicroOps = 15; let ResourceCycles = [2,1,2,4,2,4]; } def: InstRW<[SKLWriteResGroup180], (instrs XCH_F)>; def SKLWriteResGroup184 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort06,SKLPort0156]> { let Latency = 18; let NumMicroOps = 8; let ResourceCycles = [1,1,1,5]; } def: InstRW<[SKLWriteResGroup184], (instrs CPUID, RDTSC)>; def SKLWriteResGroup185 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort237,SKLPort06,SKLPort15,SKLPort0156]> { let Latency = 18; let NumMicroOps = 11; let ResourceCycles = [2,1,1,4,1,2]; } def: InstRW<[SKLWriteResGroup185], (instregex "RCR(8|16|32|64)mCL")>; def SKLWriteResGroup186 : SchedWriteRes<[SKLPort0,SKLPort23,SKLFPDivider]> { let Latency = 19; let NumMicroOps = 2; let ResourceCycles = [1,1,4]; } def : SchedAlias; // TODO - convert to ZnWriteResFpuPair def SKLWriteResGroup189 : SchedWriteRes<[SKLPort0]> { let Latency = 20; let NumMicroOps = 1; let ResourceCycles = [1]; } def: InstRW<[SKLWriteResGroup189], (instregex "DIV_(FPrST0|FST0r|FrST0)")>; def SKLWriteResGroup190 : SchedWriteRes<[SKLPort0,SKLPort23,SKLFPDivider]> { let Latency = 20; let NumMicroOps = 2; let ResourceCycles = [1,1,4]; } def : SchedAlias; // TODO - convert to ZnWriteResFpuPair def SKLWriteResGroup192 : SchedWriteRes<[SKLPort4,SKLPort5,SKLPort6,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> { let Latency = 20; let NumMicroOps = 8; let ResourceCycles = [1,1,1,1,1,1,2]; } def: InstRW<[SKLWriteResGroup192], (instrs INSB, INSL, INSW)>; def SKLWriteResGroup193 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort0156]> { let Latency = 20; let NumMicroOps = 10; let ResourceCycles = [1,2,7]; } def: InstRW<[SKLWriteResGroup193], (instrs MWAITrr)>; def SKLWriteResGroup195 : SchedWriteRes<[SKLPort0,SKLPort23,SKLFPDivider]> { let Latency = 21; let NumMicroOps = 2; let ResourceCycles = [1,1,8]; } def : SchedAlias; // TODO - convert to ZnWriteResFpuPair def SKLWriteResGroup196 : SchedWriteRes<[SKLPort0,SKLPort23]> { let Latency = 22; let NumMicroOps = 2; let ResourceCycles = [1,1]; } def: InstRW<[SKLWriteResGroup196], (instregex "DIV_F(32|64)m")>; def SKLWriteResGroupVEX2 : SchedWriteRes<[SKLPort0, SKLPort23, SKLPort5, SKLPort015]> { let Latency = 18; let NumMicroOps = 5; // 2 uops perform multiple loads let ResourceCycles = [1,2,1,1]; } def: InstRW<[SKLWriteResGroupVEX2], (instrs VGATHERDPDrm, VPGATHERDQrm, VGATHERQPDrm, VPGATHERQQrm, VGATHERQPSrm, VPGATHERQDrm)>; def SKLWriteResGroupVEX4 : SchedWriteRes<[SKLPort0, SKLPort23, SKLPort5, SKLPort015]> { let Latency = 20; let NumMicroOps = 5; // 2 uops peform multiple loads let ResourceCycles = [1,4,1,1]; } def: InstRW<[SKLWriteResGroupVEX4], (instrs VGATHERDPDYrm, VPGATHERDQYrm, VGATHERDPSrm, VPGATHERDDrm, VGATHERQPDYrm, VPGATHERQQYrm, VGATHERQPSYrm, VPGATHERQDYrm)>; def SKLWriteResGroupVEX8 : SchedWriteRes<[SKLPort0, SKLPort23, SKLPort5, SKLPort015]> { let Latency = 22; let NumMicroOps = 5; // 2 uops perform multiple loads let ResourceCycles = [1,8,1,1]; } def: InstRW<[SKLWriteResGroupVEX8], (instrs VGATHERDPSYrm, VPGATHERDDYrm)>; def SKLWriteResGroup198 : SchedWriteRes<[SKLPort0,SKLPort4,SKLPort5,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> { let Latency = 23; let NumMicroOps = 19; let ResourceCycles = [2,1,4,1,1,4,6]; } def: InstRW<[SKLWriteResGroup198], (instrs CMPXCHG16B)>; def SKLWriteResGroup202 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> { let Latency = 25; let NumMicroOps = 3; let ResourceCycles = [1,1,1]; } def: InstRW<[SKLWriteResGroup202], (instregex "DIV_FI(16|32)m")>; def SKLWriteResGroup206 : SchedWriteRes<[SKLPort0,SKLPort23]> { let Latency = 27; let NumMicroOps = 2; let ResourceCycles = [1,1]; } def: InstRW<[SKLWriteResGroup206], (instregex "DIVR_F(32|64)m")>; def SKLWriteResGroup208 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> { let Latency = 30; let NumMicroOps = 3; let ResourceCycles = [1,1,1]; } def: InstRW<[SKLWriteResGroup208], (instregex "DIVR_FI(16|32)m")>; def SKLWriteResGroup209 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort23,SKLPort06,SKLPort0156]> { let Latency = 35; let NumMicroOps = 23; let ResourceCycles = [1,5,3,4,10]; } def: InstRW<[SKLWriteResGroup209], (instregex "IN(8|16|32)ri", "IN(8|16|32)rr")>; def SKLWriteResGroup210 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> { let Latency = 35; let NumMicroOps = 23; let ResourceCycles = [1,5,2,1,4,10]; } def: InstRW<[SKLWriteResGroup210], (instregex "OUT(8|16|32)ir", "OUT(8|16|32)rr")>; def SKLWriteResGroup211 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort23,SKLPort0156]> { let Latency = 37; let NumMicroOps = 31; let ResourceCycles = [1,8,1,21]; } def: InstRW<[SKLWriteResGroup211], (instregex "XRSTOR(64)?")>; def SKLWriteResGroup212 : SchedWriteRes<[SKLPort1,SKLPort4,SKLPort5,SKLPort6,SKLPort23,SKLPort237,SKLPort15,SKLPort0156]> { let Latency = 40; let NumMicroOps = 18; let ResourceCycles = [1,1,2,3,1,1,1,8]; } def: InstRW<[SKLWriteResGroup212], (instrs VMCLEARm)>; def SKLWriteResGroup213 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> { let Latency = 41; let NumMicroOps = 39; let ResourceCycles = [1,10,1,1,26]; } def: InstRW<[SKLWriteResGroup213], (instrs XSAVE64)>; def SKLWriteResGroup214 : SchedWriteRes<[SKLPort5,SKLPort0156]> { let Latency = 42; let NumMicroOps = 22; let ResourceCycles = [2,20]; } def: InstRW<[SKLWriteResGroup214], (instrs RDTSCP)>; def SKLWriteResGroup215 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> { let Latency = 42; let NumMicroOps = 40; let ResourceCycles = [1,11,1,1,26]; } def: InstRW<[SKLWriteResGroup215], (instrs XSAVE)>; def: InstRW<[SKLWriteResGroup215], (instregex "XSAVEC", "XSAVES")>; def SKLWriteResGroup216 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> { let Latency = 46; let NumMicroOps = 44; let ResourceCycles = [1,11,1,1,30]; } def: InstRW<[SKLWriteResGroup216], (instregex "XSAVEOPT")>; def SKLWriteResGroup217 : SchedWriteRes<[SKLPort0,SKLPort23,SKLPort05,SKLPort06,SKLPort0156]> { let Latency = 62; let NumMicroOps = 64; let ResourceCycles = [2,8,5,10,39]; } def: InstRW<[SKLWriteResGroup217], (instrs FLDENVm)>; def SKLWriteResGroup218 : SchedWriteRes<[SKLPort0,SKLPort6,SKLPort23,SKLPort05,SKLPort06,SKLPort15,SKLPort0156]> { let Latency = 63; let NumMicroOps = 88; let ResourceCycles = [4,4,31,1,2,1,45]; } def: InstRW<[SKLWriteResGroup218], (instrs FXRSTOR64)>; def SKLWriteResGroup219 : SchedWriteRes<[SKLPort0,SKLPort6,SKLPort23,SKLPort05,SKLPort06,SKLPort15,SKLPort0156]> { let Latency = 63; let NumMicroOps = 90; let ResourceCycles = [4,2,33,1,2,1,47]; } def: InstRW<[SKLWriteResGroup219], (instrs FXRSTOR)>; def SKLWriteResGroup220 : SchedWriteRes<[SKLPort5,SKLPort05,SKLPort0156]> { let Latency = 75; let NumMicroOps = 15; let ResourceCycles = [6,3,6]; } def: InstRW<[SKLWriteResGroup220], (instrs FNINIT)>; def SKLWriteResGroup223 : SchedWriteRes<[SKLPort0,SKLPort1,SKLPort4,SKLPort5,SKLPort6,SKLPort237,SKLPort06,SKLPort0156]> { let Latency = 106; let NumMicroOps = 100; let ResourceCycles = [9,1,11,16,1,11,21,30]; } def: InstRW<[SKLWriteResGroup223], (instrs FSTENVm)>; def: InstRW<[WriteZero], (instrs CLC)>; // Instruction variants handled by the renamer. These might not need execution // ports in certain conditions. // See Agner's Fog "The microarchitecture of Intel, AMD and VIA CPUs", // section "Skylake Pipeline" > "Register allocation and renaming". // These can be investigated with llvm-exegesis, e.g. // echo 'pxor %mm0, %mm0' | /tmp/llvm-exegesis -mode=uops -snippets-file=- // echo 'vxorpd %xmm0, %xmm0, %xmm1' | /tmp/llvm-exegesis -mode=uops -snippets-file=- def SKLWriteZeroLatency : SchedWriteRes<[]> { let Latency = 0; } def SKLWriteZeroIdiom : SchedWriteVariant<[ SchedVar, [SKLWriteZeroLatency]>, SchedVar ]>; def : InstRW<[SKLWriteZeroIdiom], (instrs SUB32rr, SUB64rr, XOR32rr, XOR64rr)>; def SKLWriteFZeroIdiom : SchedWriteVariant<[ SchedVar, [SKLWriteZeroLatency]>, SchedVar ]>; def : InstRW<[SKLWriteFZeroIdiom], (instrs XORPSrr, VXORPSrr, XORPDrr, VXORPDrr)>; def SKLWriteFZeroIdiomY : SchedWriteVariant<[ SchedVar, [SKLWriteZeroLatency]>, SchedVar ]>; def : InstRW<[SKLWriteFZeroIdiomY], (instrs VXORPSYrr, VXORPDYrr)>; def SKLWriteVZeroIdiomLogicX : SchedWriteVariant<[ SchedVar, [SKLWriteZeroLatency]>, SchedVar ]>; def : InstRW<[SKLWriteVZeroIdiomLogicX], (instrs PXORrr, VPXORrr)>; def SKLWriteVZeroIdiomLogicY : SchedWriteVariant<[ SchedVar, [SKLWriteZeroLatency]>, SchedVar ]>; def : InstRW<[SKLWriteVZeroIdiomLogicY], (instrs VPXORYrr)>; def SKLWriteVZeroIdiomALUX : SchedWriteVariant<[ SchedVar, [SKLWriteZeroLatency]>, SchedVar ]>; def : InstRW<[SKLWriteVZeroIdiomALUX], (instrs PCMPGTBrr, VPCMPGTBrr, PCMPGTDrr, VPCMPGTDrr, PCMPGTWrr, VPCMPGTWrr)>; def SKLWriteVZeroIdiomALUY : SchedWriteVariant<[ SchedVar, [SKLWriteZeroLatency]>, SchedVar ]>; def : InstRW<[SKLWriteVZeroIdiomALUY], (instrs VPCMPGTBYrr, VPCMPGTDYrr, VPCMPGTWYrr)>; def SKLWritePSUB : SchedWriteRes<[SKLPort015]> { let Latency = 1; let NumMicroOps = 1; let ResourceCycles = [1]; } def SKLWriteVZeroIdiomPSUB : SchedWriteVariant<[ SchedVar, [SKLWriteZeroLatency]>, SchedVar ]>; def : InstRW<[SKLWriteVZeroIdiomPSUB], (instrs PSUBBrr, VPSUBBrr, PSUBDrr, VPSUBDrr, PSUBQrr, VPSUBQrr, PSUBWrr, VPSUBWrr, VPSUBBYrr, VPSUBDYrr, VPSUBQYrr, VPSUBWYrr)>; def SKLWritePCMPGTQ : SchedWriteRes<[SKLPort5]> { let Latency = 3; let NumMicroOps = 1; let ResourceCycles = [1]; } def SKLWriteVZeroIdiomPCMPGTQ : SchedWriteVariant<[ SchedVar, [SKLWriteZeroLatency]>, SchedVar ]>; def : InstRW<[SKLWriteVZeroIdiomPCMPGTQ], (instrs PCMPGTQrr, VPCMPGTQrr, VPCMPGTQYrr)>; // CMOVs that use both Z and C flag require an extra uop. def SKLWriteCMOVA_CMOVBErr : SchedWriteRes<[SKLPort06]> { let Latency = 2; let ResourceCycles = [2]; let NumMicroOps = 2; } def SKLWriteCMOVA_CMOVBErm : SchedWriteRes<[SKLPort23,SKLPort06]> { let Latency = 7; let ResourceCycles = [1,2]; let NumMicroOps = 3; } def SKLCMOVA_CMOVBErr : SchedWriteVariant<[ SchedVar, [SKLWriteCMOVA_CMOVBErr]>, SchedVar ]>; def SKLCMOVA_CMOVBErm : SchedWriteVariant<[ SchedVar, [SKLWriteCMOVA_CMOVBErm]>, SchedVar ]>; def : InstRW<[SKLCMOVA_CMOVBErr], (instrs CMOV16rr, CMOV32rr, CMOV64rr)>; def : InstRW<[SKLCMOVA_CMOVBErm], (instrs CMOV16rm, CMOV32rm, CMOV64rm)>; // SETCCs that use both Z and C flag require an extra uop. def SKLWriteSETA_SETBEr : SchedWriteRes<[SKLPort06]> { let Latency = 2; let ResourceCycles = [2]; let NumMicroOps = 2; } def SKLWriteSETA_SETBEm : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort06]> { let Latency = 3; let ResourceCycles = [1,1,2]; let NumMicroOps = 4; } def SKLSETA_SETBErr : SchedWriteVariant<[ SchedVar, [SKLWriteSETA_SETBEr]>, SchedVar ]>; def SKLSETA_SETBErm : SchedWriteVariant<[ SchedVar, [SKLWriteSETA_SETBEm]>, SchedVar ]>; def : InstRW<[SKLSETA_SETBErr], (instrs SETCCr)>; def : InstRW<[SKLSETA_SETBErm], (instrs SETCCm)>; } // SchedModel